Peeter Ellervee
Peeter Ellervee
Professor of Computer Engineering, Tallinn University of Technology
Verified email at ati.ttu.ee
Title
Cited by
Cited by
Year
Lowering power consumption in clock by using globally asynchronous locally synchronous design style
A Hemani, T Meincke, S Kumar, A Postula, T Olsson, P Nilsson, J Oberg, ...
Proceedings of the 36th annual ACM/IEEE Design Automation Conference, 873-878, 1999
2171999
Hardware/software partitioning and minimizing memory interface traffic
A Jantsch, P Ellervee, A Hemani, J Öberg, H Tenhunen
European Design Automation Conference: Proceedings of the conference on …, 1994
1421994
A case study on hardware/software partitioning
A Jantsch, P Ellervee, J Oberg, A Hemani
Proceedings of IEEE Workshop on FPGA's for Custom Computing Machines, 111-118, 1994
951994
Globally asynchronous locally synchronous architecture for large high-performance ASICs
T Meincke, A Hemani, S Kumar, P Ellervee, J Oberg, T Olsson, P Nilsson, ...
1999 IEEE International Symposium on Circuits and Systems (ISCAS) 2, 512-515, 1999
601999
System level power-performance trade-offs in embedded systems using voltage and frequency scaling of off-chip buses and memory
K Puttaswamy, KW Choi, JC Park, VJ Mooney III, A Chatterjee, P Ellervee
Proceedings of the 15th international symposium on System Synthesis, 225-230, 2002
322002
Ellervee” A fast algorithm for threelevel logic optimization
E Dubrova, P Ellervee
Proc. int. workshop on logic synthesis, Lake Tahoe, 1999
271999
FPGA-based fault emulation of synchronous sequential circuits
P Ellervee, J Raik, K Tammemäe, RJ Ubar
IET Computers & Digital Techniques 1 (2), 70-76, 2007
222007
FPGA-based fault emulation of synchronous sequential circuits
P Ellervee, J Raik, K Tammemäe, RJ Ubar
IET Computers & Digital Techniques 1 (2), 70-76, 2007
222007
A software oriented approach to hardware/software codesign
A Jantsch, P Ellervee, J Oberg, A Hemani, H Tenhunen
Proc. of the Poster Session of CC, 1994
221994
Code coverage analysis using high-level decision diagrams
J Raik, U Reinsalu, R Ubar, M Jenihhin, P Ellervee
2008 11th IEEE Workshop on Design and Diagnostics of Electronic Circuits and …, 2008
192008
Method and apparatus for encoding/decoding n-bit data into 2n-bit codewords
A Djupsjöbacka, P Ellervee, M Mokhtari
US Patent 6,232,895, 2001
192001
Method and apparatus for encoding/decoding n-bit data into 2n-bit codewords
A Djupsjöbacka, P Ellervee, M Mokhtari
US Patent 6,232,895, 2001
192001
High-level synthesis of control and memory intensive applications
P Ellervee
Institutionen för elektronisk systemkonstruktion, 2000
192000
Evaluating benefits of globally asynchronous locally synchronous VLSI architecture
T Meincke, A Hemani, P Ellervee, J Öberg, S Kumar, D Lindqvist, ...
NORCHIP, 50-57, 1998
131998
High-level decision diagram manipulations for code coverage analysis
K Minakova, U Reinsalu, A Chepurov, J Raik, M Jenihhin, R Ubar, ...
2008 11th International Biennial Baltic Electronics Conference, 207-210, 2008
122008
System-level data-format exploration for dynamically allocated data structures
P Ellervee, M Miranda, F Catthoor, A Hemani
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2001
122001
Communication modelling and synthesis for NoC-based systems with real-time constraints
M Tagel, P Ellervee, T Hollstein, G Jervan
14th IEEE International Symposium on Design and Diagnostics of Electronic …, 2011
112011
Multisine and binary multifrequency waveforms in impedance spectrum measurement-A comparative study
P Annus, M Min, J Ojarand, T Paavle, R Land, P Ellervee, T Parve
5th European Conference of the International Federation for Medical and …, 2011
112011
Open Source On-Chip Logic Analyzer for FPGA-s
L Ehrenpreis, P Ellervee, K Tammemae
2006 International Biennial Baltic Electronics Conference, 1-4, 2006
112006
Automatic synthesis of asynchronous circuits from synchronous RTL descriptions
J Oberg, J Plosila, P Ellervee
2005 NORCHIP, 200-205, 2005
112005
The system can't perform the operation now. Try again later.
Articles 1–20