Seuraa
Tanushree Ganguly
Tanushree Ganguly
Dept. of ECE
Vahvistettu sähköpostiosoite verkkotunnuksessa msit.edu.in
Nimike
Viittaukset
Viittaukset
Vuosi
Impact of interface trap charges on the performances of junctionless MOSFET in sub-threshold regime
T Ganguli, M Chanda, A Sarkar
Computers and Electrical Engineering 100, 107914, 2022
82022
Energy efficient adiabatic logic styles in sub-threshold region for ultra low power application
M Chanda, T Ganguli, S Mal, A Podder, CK Sarkar
Journal of Low Power Electronics 13 (3), 472-481, 2017
72017
Analysis of double-gate junctionless MOSFET for energy efficient digital application
A Mukherjee, D Banerjee, T Ganguli, A Sarkar
2021 Devices for Integrated Circuit (DevIC), 545-549, 2021
42021
Design and implementation of adiabatic multiplier in sub-threshold regime for ultra low power application
M Chanda, J Basak, D Sinha, T Ganguli, CK Sarkar
2016 International Conference on Communication and Signal Processing (ICCSP …, 2016
42016
Design and analysis of adiabatic complex sequential logic circuits in sub-threshold regime for ultra-low power application
M Chanda, D Sinha, J Basak, T Ganguli, CK Sarkar
2016 International Conference on Communication and Signal Processing (ICCSP …, 2016
22016
Comparative analysis of adiabatic logics in sub-threshold regime for ultra-low power application
M Chanda, J Basak, D Sinha, T Ganguli, CK Sarkar
2016 Conference on Emerging Devices and Smart Systems (ICEDSS), 37-41, 2016
12016
Impact of Aspect Ratio and Interface Trap Charge on the Performances of Junctionless MOSFET-Based Adiabatic Logic Circuit
T Ganguli, M Chanda, A Sarkar
IEEE Transactions on Electron Devices, 2023
2023
Design and analysis of adiabatic logic in sub-threshold regime for ultra low power application
M Chanda, D Sinha, J Basak, T Ganguli, CK Sarkar
2016 Conference on Emerging Devices and Smart Systems (ICEDSS), 42-47, 2016
2016
Järjestelmä ei voi suorittaa toimenpidettä nyt. Yritä myöhemmin uudelleen.
Artikkelit 1–8